You are currently logged in as an
Institutional Subscriber.
If you would like to logout,
please click on the button below.
Home / Publications / E-library page
Only AES members and Institutional Journal Subscribers can download
The model introduced here describes the effects of the propagation delay of the gate signal. It may be used to show the effects of the on-chip delay of applied gate voltage on the surface of a single MOSFET (the vertical power MOSFET consists of a large number of paralleled cells) as well as of discrete paralleled devices.
Author (s): Thoma, J.; Pichler, H.; Pavuza, F.
Affiliation:
Technical University, Vienna, Austria
(See document for exact affiliation information.)
AES Convention: 84
Paper Number:2569
Publication Date:
1988-03-06
Import into BibTeX
Session subject:
Audio Circuitry
Permalink: https://aes2.org/publications/elibrary-page/?id=4834
(556KB)
Click to purchase paper as a non-member or login as an AES member. If your company or school subscribes to the E-Library then switch to the institutional version. If you are not an AES member Join the AES. If you need to check your member status, login to the Member Portal.
Thoma, J.; Pichler, H.; Pavuza, F.; 1988; Switching Limits of High-Power-MOSFETS in Audio Output Stages [PDF]; Technical University, Vienna, Austria; Paper 2569; Available from: https://aes2.org/publications/elibrary-page/?id=4834
Thoma, J.; Pichler, H.; Pavuza, F.; Switching Limits of High-Power-MOSFETS in Audio Output Stages [PDF]; Technical University, Vienna, Austria; Paper 2569; 1988 Available: https://aes2.org/publications/elibrary-page/?id=4834