You are currently logged in as an
Institutional Subscriber.
If you would like to logout,
please click on the button below.
Home / Publications / E-library page
Only AES members and Institutional Journal Subscribers can download
A chip set has been developed which implements a high-resolution A/D converter using the noise-shaping/digital decimation technique presented in an earlier paper. The chip set consists of a front-end IC to implement the noise-shaping algorithm and a digital decimator IC to reduce the sampling rate. A new method of canceling the effects of digital waveform asymmetry has been developed, resulting in increased resolution. The application circuit in its minimum configuration gives a dynamic range of 108 dB. More complex configurations yield a dynamic range of 114 dB.
Author (s): Adams, Robert W.
Affiliation:
CTI / dbx, 71 Chapel St. Newton, MA
(See document for exact affiliation information.)
Publication Date:
1989-05-06
Import into BibTeX
Session subject:
Audio in Digital Times
Permalink: https://aes2.org/publications/elibrary-page/?id=5485
(1689KB)
Click to purchase paper as a non-member or login as an AES member. If your company or school subscribes to the E-Library then switch to the institutional version. If you are not an AES member Join the AES. If you need to check your member status, login to the Member Portal.
Adams, Robert W.; 1989; An IC Chip Set for 20 Bit A/D Conversion [PDF]; CTI / dbx, 71 Chapel St. Newton, MA; Paper 7-011; Available from: https://aes2.org/publications/elibrary-page/?id=5485
Adams, Robert W.; An IC Chip Set for 20 Bit A/D Conversion [PDF]; CTI / dbx, 71 Chapel St. Newton, MA; Paper 7-011; 1989 Available: https://aes2.org/publications/elibrary-page/?id=5485