You are currently logged in as an
Institutional Subscriber.
If you would like to logout,
please click on the button below.
Home / Publications / E-library page
Only AES members and Institutional Journal Subscribers can download
The theory of asynchronous sample-rate conversion is presented using both the highly-interpolated signal-processing model as well as the polyphase filter model. A novel closed-loop address-tracking system is disclosed that solves the problem of clock-edge arrival estimation while at the same time providing a low-jitter selection of the current polyphase filter for each sampling instant. The proposed signal-processing algorithm is well-suited to VLSI implementation, with only modest amounts of RAM, ROM, and digital filter hardware required.
Author (s): Adams, Robert; Kwan, Tom
Affiliation:
Analog Devices Semiconductor, Wilmington, MA
(See document for exact affiliation information.)
AES Convention: 93
Paper Number:3355
Publication Date:
1992-10-06
Import into BibTeX
Session subject:
Digital Signal Processing
Permalink: https://aes2.org/publications/elibrary-page/?id=6778
(1006KB)
Click to purchase paper as a non-member or login as an AES member. If your company or school subscribes to the E-Library then switch to the institutional version. If you are not an AES member Join the AES. If you need to check your member status, login to the Member Portal.
Adams, Robert; Kwan, Tom; 1992; VLSI Architectures for Asynchronous Sample-Rate Conversion [PDF]; Analog Devices Semiconductor, Wilmington, MA; Paper 3355; Available from: https://aes2.org/publications/elibrary-page/?id=6778
Adams, Robert; Kwan, Tom; VLSI Architectures for Asynchronous Sample-Rate Conversion [PDF]; Analog Devices Semiconductor, Wilmington, MA; Paper 3355; 1992 Available: https://aes2.org/publications/elibrary-page/?id=6778